



# An AC Current Limiting and Interrupting Device for Low Voltage Systems

Saady Hasan<sup>1</sup>, El-Sayed M. M. El-Refaie<sup>2</sup>, Ali H. Kasem Alaboudy<sup>3</sup>, and Abdallah. M. Hamada<sup>4</sup>

# ABSTRACT

This paper describes the development of the hybrid fault current limiter and interrupting device (HCLID) which can be used successfully as a fast short-circuit protection means for low voltage AC industrial installations. The main components of the HCLID are a solid state commutation circuit that can supply a counter current injection from a stand-by pre-charged capacitor, saturable core reactor as the limiting impedance and fast mechanical contact switch all connected in parallel. Through this study, we can present a significantly improved and simplified approach that replaces the half-controllable silicon-controlled rectifier (SCR) in the commutation circuit with self-turn-off device such as integrated gate-commutated thyristor (IGCT). The use of high-performance semiconductors (IGCTs) as the commutating affords reduced recovery voltage, reduced losses, improved reliability and dynamic performance, and fast switching time (in µs). The new approach involves a fault detection using rate of current rise rather than the current magnitude and a time delay operating characteristic based on Piecewise Linear Electrical Circuit Simulation (PLECS) program. The control method is very simple. Simulations carried out during the research. Simulation results proved the practicability and validity of the new HCLID.

**Keywords:** Hybrid Current Limiting Interrupting Device, Self-Turnoff Device, Fast Mechanical Contact Switch, Control Strategy, PLECS package application.

## **1. INTRODUCTION**

Saving electrical energy is considered to be one of the most important fields of technical developments. It is widely recommended either directly or indirectly. The increase in the demand and consumption of the electrical energy leads to increase the levels of system faults. It is difficult to change the rating of the equipment and devices in the system or circuits to accommodate the increasing fault currents. The cost of equipment like circuit breakers and transformers in power grids is very expensive. To protect the expensive equipment and devices in power systems from the increasing fault currents, Fault Current Limiters (FCLs) provide more cost-effective solutions to save such equipment and devices.

Several devices to limit the fault current have been proposed in recent years. Among these devices, the electronically controlled fuse, that can be used to interrupt the fault current before the first peak. The need of replacement after every operation is a major drawback which make them incompatible with HV system. [1]. Classical circuit breakers can limit fault current using speed of operation and magnetic effect on arcing [2]. However, Classical circuit breakers with high-current interrupting capabilities are bulky and expensive electromechanical systems. The superconducting fault current limiter (SFCL) has been noticed as one of the successful ones to solve fault current problem, because of its fast fault current limiting, compact design and high efficiency even including refrigeration penalty, but it hasn't a fast recovery time, which makes them difficult to use if the protected power circuit require autoreclosure. [3,4].

With the development of high-power semiconductor technology, such as new thyristors with higher voltage and higher current ratings, efforts have been made to develop an effective solid state circuit breaker and fault current limiter [5-7]. The Solid-State Circuit-Breaker (SSCB) offers a quick and arcless operation. There are no moving parts and or contact arcing wear, hence the number and the speed of operations are not limited. However, large loss and limited power in the current power electronic elements still exist.

In order to avoid aforementioned issues, this paper will address a new approach of the fault current limiter. The main objective in this approach is to develop a hybrid current limiting and interrupting device (HCLID) which can be used successfully as a fast short-circuit protection means for low voltage AC industrial installations. Through this study, we can present a significantly improved and simplified approach that may replace the expensive and higher power losses of power semiconductors included in fast switching elements such as Integrated Gate-Commutated Thyristor (IGCT). Compared to SCR- based hybrid FCL type, the proposed technique that is based on self-turn-off

<sup>&</sup>lt;sup>1,2</sup>Electrical Department, Faculty of Engineering, Helwan University, Helwan, Egypt.

<sup>&</sup>lt;sup>3.4</sup>Electrical Department, Faculty of Industrial Education, Suez University, Suez, Egypt. <u>Email: Abdallahmhe@yahoo.com</u>

device is superior. It is smaller in size, better in dynamic performance, and simpler in the control approach and circuitry. Topology and control strategies of the proposal HCLID are described in the full paper version. Simulation results are conducted in PLECS program and show that the suggested technique is successfully addressed to interrupt different short-circuit currents conditions at zero current contact separation.

## 2. STRUCTURES AND OPERATING PRINCIPLES OF HCLID

The configuration of the HCLID incorporated in a single-phase distribution network is shown in Fig.1. It consists of solid state commutation circuit, saturable core reactor, fast mechanical contact (main switch), and the energy absorb element (ZnO); all are connected in parallel. The commutation circuit, connected to the terminals A and B includes a single-phase half-controlled bridge-type scheme based on self-turn-off devices, such as IGCTs (IGCT<sub>1</sub>, IGCT<sub>2</sub>), diodes  $(D_1, D_2)$  and the branch with a pre-charged condenser C<sub>Com</sub>, and inductance L<sub>Com</sub>. The current limitation facility in the presented HCLID is based on the current-limiting element of saturable core reactor in series with the auxiliary switch. The mechanical contacts of the HCLID is actuated by power electronic circuit. The forced current zero can be coordinated with the instant of the auxiliary contact separation. Thus, a fast current interruption with no electric arc formation can be achieved.

The operating principle begins under normal operation, where the main contact is closed and carries the line current, while everything else is OFF. However when a fault occurs, the control circuit determines if the short circuit current exceeds a preset value  $V_1$ , at this time, the electrodynamic drive opens the main contact when a control signal has been applied to it from the control circuit. Once the main contact is open, the current is forced through the saturable core reactor during fault current

limitation mode, the current limitation mode is able to limit the peak and RMS fault currents for a variety of fault current levels. The control system operates by comparing the magnitude of the current through the saturable core reactor with a reference value  $V_2$ . Once the compared value exceeds a certain preset value, two signals from the control circuit Fig. 2 will be conveyed simultaneously: one to switch the commutation circuit on and the other to initiate the auxiliary contact opening by electrodynamic drive.

The control method is able to discern the fault current if actual direction. As a result, the IGCT<sub>1</sub> or IGCT<sub>2</sub>, is switched on, supposing that this current flows from to A to B, the IGCT<sub>1</sub>, should be switched on. Then the commutation current  $i_1$  in the auxiliary contact from the positive terminal of commutation capacitor C<sub>Com.</sub> through the diode D<sub>2</sub>, will have an opposite direction to the fault current if. Then, the current summation through the auxiliary contact becomes zero. Between the instant of the main contact separation and the instant of the triggering of the commutation circuit, the currents  $i_1$  and  $i_{D1}$  as well as the currents  $i_2$  and  $i_{D2}$  are equal. Immediately after the instant of the triggering of the commutation circuit the currents i<sub>D1</sub> and i<sub>D2</sub> have profiles defined by a new rule. The diode D<sub>2</sub> now carries the fault current if that still increases, while diode D1 carries the differential current (ic- if) up to the instant of the current ic equal to the fault current if. At this time the diode D<sub>1</sub> turns off and the fault current if reaches its maximum value and the recovery voltage appears across the mechanical switch, while the commutation capacitor C<sub>Com</sub> is still charging. The voltages across the switch and the capacitor C<sub>Com</sub>. increase with time.

The selection of the commutation thyristor  $(IGCT_1 \text{ or } IGCT_2)$  depends on the direction of the fault current  $i_f$ . Supposing that this current flows from B to A terminal (Fig. 1) the sequence of the events is similar to the sequence of events described above, only  $IGCT_2$  will conduct instead of  $IGCT_1$ .



Fig. 1: HCLID circuit configuration



Fig. 2: Control algorithm implemented in PLECS program

### **3. CONTROL OPERATION**

The controller algorithm is implemented in PLECS as standard logic blocks in the PLECS library [8]. The control circuit of the HCLID including short-circuit current detection system and gate signals to both the semiconductor switch and the electrodynamic drive to initiate the main and auxiliary contact is shown in Fig. 2. The control algorithm used in detecting the fault and maintaining the faulted state uses two key methods of detection. The first method of the controller, measured the load current as  $i_{Load}$  and the absolute value of the measurement iLoad is first compared to zero, to check if the fault current is in the positive or negative cycle of the current waveform. Also, this value is compared with tow arbitrary preset value, if the magnitude of the current exceeds this value, then a fault has occurred and the controller operates the HCLID as previously described.

The second method of detection, measures the slope of the fault current with comparison to normal current slope to verify if the current value is increasing. This ensures that the current is allowed to increase till it reaches a preset maximum value. At this instant the control circuit sends the appropriate signals to both the semiconductor switch and the electrodynamic drive.

There are six inputs to the controller but only three outputs to the HCLID which are the gate signals of the main contact, auxiliary contact and the commutation circuit. The six inputs are the load current  $i_{Load}$ , commutation capacitor current  $i_c$ , fault current limitation  $i_{FCL}$ , current through the main contact  $i_{sw}$ ,  $V_1$ , and  $V_2$ . Each of these input signals are needed to properly operate the proposed HCLID control system.  $V_1$ , and  $V_2$  are a pre-determined values. The output of control circuit is a logic signal that determines if the system is experiencing a fault or not.

Once a fault condition is determined from the short circuit current detection of the control algorithm, the correct order of operation is then set to separate the main switch.

Once the main switch is open, a verification of zero current through the mechanical contact is needed before turn on the auxiliary switch as shown in Fig.2. By waiting to triggering the commutation circuit until the current through the branch with saturable core reactor reaches to acceptable and safe value, the arc typically seen when opening up a breaker would be nonexistent thus lengthening the life of the mechanical contact switch. Also, the control strategy is able to discern the fault current actual direction and helps the fast mechanical switch to separate contact in a fixed time at all fault inception angles.

# 4. PARAMETER DESIGN AND OPTIMIZATION

### A. OVERVIEW OF THE SWITCHING ELEMENT AND SELECT THE SUITABLE SWITCH

The HCLID has set of requirements that must be met by choosing a suitable switching device to make the HCLID capable of delivering the stated performance (limiting and interrupting the fault current safely). The desirable features for the solidstate switches are as follows:

- High blocking voltage;
- High continuous current capability;
- Low on-state voltage drop ;
- Low conduction loss;
- High switching speed and low loss;
- Suitable control technique and thermal management;

Many power semiconductor devices have been developed for the HCLID applications such as; the insulated gate bipolar transistors (IGBT), SCR, gate turn-off (GTO) thyristor, emitter turn-off thyristors (ETO), and integrated gate-commutated thyristors (IGCT) [9]-[10]. These devices offer some improved characteristics compared with earlier conventional silicon devices

For high power applications, traditionally, a high power SCR is used in [9] as the symmetrical power semiconductor device for a FCL. The operation of the SCR in a solid state FCL has advantages over others in multioperation capability, lower voltage drop, lower cost and higher reliability. However, SCRs does not have the forced turn-off capability. Besides, and due to low switching frequency, the dynamic performance is low and a large filter is needed to attenuate the harmonics.

The Insulated-Gate Bipolar Transistor (IGBT) [10] has desirable qualities such as fast switching time, high reliability, voltage controllable, and has low gate drive power consumption. However, IGBT works in a transistor mode during on-state, and has a high conduction loss comparing with the GTO type devices.

For high-voltage and current applications, the GTO has been the dominate choice for a fully controllable semiconductor switch due to its large current and offstate voltage capabilities. This device can be turned off through its gate controls at any time during the period of operation. This function is a desirable characteristic for fault current limitation and circuit breaker action. However, it has a limited switching frequency and high switching losses and require a complex gate drive circuit. [11]

With the emergence of the Integrated Gate Commutated Thyristor (IGCT) [12], these drawbacks have been overcome. By combining the high blocking voltage ratings of the thyristor and blocking current with high reliability of the transistor, IGCT is thought to have low on-state voltage drop, low conduction loss, and fast switching times (within  $\mu$ s). The Present high power asymmetric IGCT devices are applicable to the proposed FCLs. The available IGCT device with the maximum voltage and current ratings is made by ABB and can be chosen as IGCT<sub>1</sub> and IGCT<sub>2</sub> of the HCLID shown in Fig. 1. The type is 5SHY 35L4510. The main parameters of the IGCTs are listed in Table 1 [13].

Symbol Parameters Value Vdrm Repetitive peak off-state voltage 4500 V V<sub>DC-link</sub> Permanent DC voltage 2800 V Max. controllable turn-off 4000 A Itgqm current 1700 A Max. average on-state current I<sub>T(AV)M</sub> Max. RMS on-state current 2670 A I<sub>T(RMS)</sub> Max. rate of rise of on state 200 A/µs di/dt<sub>max</sub> current 1.4 V VFO Device blocking voltage On-resistance 0.032 mΩ  $\mathbf{r}_{\mathrm{F}}$ 

Table1. The main rating of the OF5SHY 35L4510 IGCT

The most significant parameters for selection are  $V_{DClink}$ ,  $I_{TRMS}$ , and  $I_{TGQM}$ . The maximum rate of rise of on state current di/dt<sub>max</sub> is a very important parameter for the safety of IGCT devices, this is usually specified in the IGCT data sheets. IGCTs are used predominantly as snubberless devices in high-frequency PWM applications, so dv/dt do not deserve to be considered.

### B. SELECTION OF THE COMMUTATION PARAMETER {L<sub>Com.</sub>, C<sub>com.</sub>, V<sub>Com.</sub>}

The general idea is to interrupt the fault current at or close to zero current cross-over. In AC circuit the phenomena occur periodically twice at each cycle. A forced zero before the natural one can be done by the use of commutation principle. This method is based upon the superposition of an auxiliary oscillatory current on the fault current so that an artificial current zero can be obtained. It gives the circuit breaker a chance to interrupt the fault current before the peak of the first half cycle.

The commutation principles are described whereby the current in the main circuit\_is brought to zero by a commutation from a pre charged capacitor. The counter current injection from the commutation capacitor current is also used to produce a rapid extinction of arcs established between the mechanical contacts of the HCLID.

The commutation circuit parameters drastically influence the HCLID behavior. The parameters of the commutation circuit should be selected according to the critical fault inception angle.

The aim of this section is to prove that it would be able to be a very effective limitation of fault currents in the AC mains, at fault clearance time less than a fault period of line frequency and without generation of excessive switching over voltage. The required features of the HCLID can be achieved by the proper selection of the counter current injection circuit (commutation circuit)  $L_{Com.}$ ,  $C_{Com.}$ ,  $V_{Com.}$  by the use of a fast drive to open the main contact.

The most significant parameter of the commutation circuit and the optimal value of these parameters can be obtained as follows [14]:

$$L_{Com.}C_{Com.} = \left\{ \frac{(t_2 - t_1)}{\arcsin\left(\frac{1}{2}\sqrt{3 - \frac{A_2}{A_1}}\right)} \right\}^{-1}$$
(1)

$$V_{Com.}C_{Com.} = A_{1} \frac{(t_{2} - t_{1})}{\left(\frac{1}{2}\sqrt{3 - \frac{A_{2}}{A_{1}}}\right) \arcsin\left(\frac{1}{2}\sqrt{3 - \frac{A_{2}}{A_{1}}}\right)} (2)$$

Here,  $A_1$  and  $A_2$  are arbitrary constants;

$$A_1 = I_{cm} \sin\{\omega_{Com}(t_2 - t_1)\}$$
$$A_2 = I_{cm} \sin\{\omega_{Com}(t_4 - t_1)\}$$

Where,

$$I_{cm} = \frac{V_{Com.}}{\sqrt{(L_{Com} / C_{Com})}} , \quad \omega_{Com} = \frac{1}{\sqrt{(L_{Com} \cdot C_{Com})}}$$

Where,

L<sub>Com</sub>.: Commutation inductance,

C<sub>Com</sub>: Commutation capacitance,

V<sub>Com</sub>: Commutation capacitor initial voltage,

t1: Time of triggering commutation circuit,

t<sub>2</sub>: Auxiliary contact separation starts,

t<sub>4</sub>: Final fault current interruption and end of the recovery voltage,

 $I_{\rm cm}$ : Maximum value of the capacitance discharge current,

 $\omega_{Com}$ : Commutation frequency,

The most critical parameter that has a complex effect on the current interruption process is the value of the commutation inductance which can be determined by the Eq. 1

The capacitance and the maximum stored energy within the commutation capacitor from the Eq.2 determined mainly the cost of the HCLID. Commutation capacitance has great effect on the capacitor discharge current, let through current, recovery voltage and maximum capacitor charge voltage. The maximum value of the capacitor discharge current, diode  $D_1$  current and the let through fault current are directly proportional to the increase of initial voltage across the commutation capacitance.

# **5. SIMULATION RESULTS**

In order to verify the validity of the proposed HCLID, Simulations based on PLECS program for the circuit shown by Fig.1 are accomplished. The normal current through the system is 200 A, as shown in Fig. 3, when the fault occurs at 0.04 sec, the prospective fault current in the system reaches 50

kA due to the fast transient and the inductive load in the system. The magnitude of the fault current and voltage greatly exceeds the power requirements of any devices operating in the system and justifies a need for a CLID to be placed for protection.



The simulation parameters are given in table 2 and the parameters of the commutation circuit have been chosen to provide a safety HCLID critical parameters corresponding to critical fault inception angle in order to ensure safe current breaking over all ranges of angles of circuit breaker operations. This angle is measured between that the source voltage zero after which the positive voltage sine half wave has taken place and the instant of the short-circuit commencement.

The inception angle has a great effect on the rise rate (di/dt) and the peak value of the fault current. The effect of the inception angle on the critical HCLID current, voltage and time under ideal commutation principle are shown from Fig. (4 to 9). There are shown: the current and voltage waveforms at (0, 90, and 170) ele. degree inception angle. The operation of the HCLID is simulated at these values of the inception angle and other angles. However, these values are presented only because they give a complete idea about the circuit breaker operation.

It has been found that there are some factors that have a great effect on HCLID operation like voltage source phase angle during fault condition, discrimination current, pre arcing time and time before appearing the recovery voltage across the mechanical contacts. The parameters of the commutation circuit are very sensitive to these parameters.

Table2. Parameters of the HCLID for simulation

| Parameter                                 | Value                |  |  |
|-------------------------------------------|----------------------|--|--|
| Source voltage V <sub>s</sub>             | 220 V <sub>RMS</sub> |  |  |
| Source resistance R <sub>s</sub>          | 0.147 mΩ             |  |  |
| Source inductance L <sub>s</sub>          | 5e-6 H               |  |  |
| Load resistance R <sub>Load</sub>         | 0.453 mΩ             |  |  |
| Load inductance LLoad                     | 8e-6 H               |  |  |
| Commutation inductance L <sub>Com.</sub>  | 5.2e-6 H             |  |  |
| Commutation capacitance C <sub>Com.</sub> | 5e-3 F               |  |  |
| Commutation capacitor initial voltage     | 528 V                |  |  |
| V <sub>Com</sub> .                        |                      |  |  |
| Frequency F                               | 50 Hz                |  |  |

#### A. EFFECT OF THE INCEPTION ANGLE ON HCLID OPERATION WITHOUT ZnO

The current and voltage wave-forms of the HCLID simulation under ideal commutation Principle presented in Fig. 4, Fig. 5 and Fig. 6 respectively. The HCLID are sustained to the maximum value of let-through current, commutation time and the time before appearing of the recovery voltage across the mechanical switch at inception angle 0, 90 degree. In these simulations we can notice that the maximum value of let-through current and minimum value of the time before recovery voltage occur at 90 degree; minimum value commutation time and maximum value of current diode D1 occur at 0 degree. The maximum value of the recovery voltage and capacitor discharge voltage occur at 90 degree because the maximum amplitude of the fault current is for the power factor  $\cos \varphi = 0$ and for the inception angle 0 degree. On the other hand the maximum initial rise rate of the fault current (di/dt) occurs for  $\cos \varphi = 0$  and the inception angle 90 degree



ZnO at 0 ele. degree inception angle.



Fig. 5: Current and voltage wav-forms for HCLID without ZnO at 90 ele. degree inception angle.



Fig. 6: Current and voltage wav-forms for HCLID without ZnO at 170 ele. degree inception angle.

#### B. EFFECT OF THE INCEPTION ANGLE ON HCLID OPERATION WITH ZnO

In the design of an HCLID a special attention should be paid to the value of the recovery voltage and capacitor charge voltage at current breaking. The recovery voltage across HCLID should be limited to a level less than three times of the source voltage.

ZnO varistor is used across the main contacts of HCLID to clamp the recovery voltage if it is needed. The current and voltage wav-forms for HCLID using ZnO at (0, 90, and 170) ele. degree inception angle under ideal simulation have been shown in Fig. 7, Fig. 8 and Fig. 9 respectively. From these figures we can notice that the amplitudes of the maximum recovery voltage across the mechanical contacts and the maximum recharging capacitor voltage can be decreased in comparison to HCLID without ZnO at the angle 90 degree. While they have reached the minimum value at the angle zero degree. Therefore, the ability of the HCLID to withstand the maximum recovery voltage should be tested at the critical 90 angles. The inception angle 170 degree represent the ability of the HCLID to interrupt the fault current near the end of half cycle.



Fig. 9: Current and voltage wav-forms for HCLID with ZnO at 170 ele. degree inception angle.

#### C. EXEMPLARY DATA OF COMPARISON THE OPERATION WITH AND WITHOUT ZNO

The purpose of the compensation is so to obtain the effects of the commutation circuit parameters  $L_{Com.}$ ,  $C_{Com.}$  and  $V_{Com.}$  in the fault currents interruption process. This leads to investigate the optimum values of the commutation circuit parameters. Many simulation for both controlling techniques with and without using some defined ZnO at 50 kA<sub>RMS</sub> prospective fault current and different values of inception angle have been done. Exemplary results of simulations using ideal commutation parameters are shown in table 3.

Table3. Exemplary data of comparison the operation with and without ZnO

| Element of<br>comparison                               | Operation<br>without ZnO | Operation<br>with ZnO |
|--------------------------------------------------------|--------------------------|-----------------------|
| Simulation results at 0 ele. degree inception angle.   |                          |                       |
| Commutation capacitor<br>C <sub>Com</sub> (mF)         | 8.7                      | 6.2                   |
| Recovery voltage (V)                                   | 839                      | 410                   |
| Maximum capacitor charging voltage (V)                 | 1326                     | 950                   |
| Current diode I <sub>D1</sub> (A)                      | 1.82e4                   | 1.31e4                |
| Simulation results at 90 ele. degree inception angle.  |                          |                       |
| Commutation capacitor<br>C <sub>Com</sub> (mF)         | 10.26                    | 5.96                  |
| Recovery voltage (V)                                   | 1112                     | 415                   |
| Maximum capacitor<br>charging voltage (V)              | 1550                     | 900                   |
| Current diode I <sub>D1</sub> (A)                      | 9.9e3                    | 6.86e3                |
| Simulation results at 170 ele. degree inception angle. |                          |                       |
| Commutation capacitor<br>C <sub>Com</sub> (mF)         | 8.87                     | 7.44                  |
| Recovery voltage (V)                                   | 876                      | 365                   |
| Maximum capacitor<br>charging voltage (V)              | 1340                     | 1124                  |
| Current diode I <sub>D1</sub> (A)                      | 9.18e3                   | 6.42e3                |

As depicted from the table, without a ZnO varistor the recovery voltage across the main contacts and the capacitor charging voltage is increased. The recovery voltage is culminated up to three times of the supply voltage while the capacitor charge voltage is culminated up to two times of the initial starting voltage across the capacitor. In addition, the maximum value of let-through current, recovery voltage and capacitor discharge voltage occur at 90 ele. degree. While the minimum value of current diode  $D_1$  occur at 0 degree. The inception angle 170 degree represent the ability of the HCLID to interrupt the fault current near the end of half cycle.

### 6. CONCLUSIONS

A new concept of HCLID has been studied and developed on the base of a combination of highperformance semiconductors (IGCTs) and of a fastopening mechanical switch by substituting the halfcontrollable SCR in the commutation circuit with self-turn-off device such as IGCT. The use of highperformance semiconductors (IGCTs) as the commutating affords reduced leakage current, reduced losses, improved reliability, and fast switching time (in  $\mu$ s). The new approach involves a fault detection using rate of current rise rather than the current magnitude and a time delay operating characteristic based on PLECS program. The control strategies of the proposal FCL are described. Simulations under which short circuit fault mode were carried out. Results proved the practicability and validity of the new HCLID.

### 7. REFERENCES

[1] A. Cali, S. Conti, F. Santonoceto, and G. Tina, "Benefits Assessment of Fault Current Limiters in a Refinery Power Plant: A Case Study" Proc. of the 2000 IEEE Power System Technology Conference, pp. 1505:1510.

[2] A. Balestrero, L. Ghezzi, M. Popov, and L. Van der Sluis, "Current Interruption in Low-Voltage Circuit Breakers", IEEE Trans. on Power Delivery, Vol. 25, No. 1, pp. 206–211, Dec. 2009.

[3] A. P. Malozemoff, "The New Generation of Superconductor Equipment for Electric Power Grid", IEEE Trans. Appl. Superconduct., Vol. 16, No. 1, pp. 54–58, Mar. 2006.

[4] W. Comatsu, A. R. Giaretta, and J.A. Jardini, "Electro-thermal Modeling and Optimization Algorithm of Resistive Superconducting Fault Current Limiters", IEEE International, Energy Conference and Exhibition (EnergyCon), pp. 814 – 819, Manama, Dec., 2010.

[5] H. H. Zeineldin, E. F. El-Saadany, M. M. Salama, Fellow, A. H. Kasem Alaboudy, and W. L. Woon, "Optimal Sizing of Thyristor-Controlled Impedance for Smart Grids with Multiple Configurations", IEEE Trans on smart grid, vol. 2, no. 3, Sept. 2011.

[6] A. Abramovitz, and K. Ma Smedley, "Survey of Solid-State Fault Current Limiters", IEEE Trans on Power Electronics, Vol. 27, No. 6, pp. 2770–2782, June 2012.

[7] R. Nasereddine, I. Amor, A. Massoud, and L. Ben Brahim, "AC solid state circuit breakers for fault current limitation in distributed generation", 7th IEEE GCC Conference and Exhibition, Doha, pp. 446 - 449, Nov., 2013

[8] P. GmbH, "PLECS Standalone Version 3.5 for Windows 7/Vista/XP", Zurich, Switzerland, 2014.

[9] W. Komatsu, A. R. Giaretta, R. Domingos de Miranda, and J. A. Jardini, "Fault Current Limitation Using Thyristor Based Devices", International, Power Electronics Conference, Hiroshima, pp. 1276 – 1282, May, 2014.

[10] J. Prigmore, and G. Karady, "An ETO-Based AC Buck-Type Fault Current Limiter for Use in the

FREEDM Project", IEEE Power and Energy Society General Meeting, Minneapolis, pp. 1042-1047, 2012

[11] M. M. R. Ahmed, G. Putrus, Li Ran, and R. Penlington, "Development of a prototype solid-state fault-current limiting and interrupting device for low-voltage distribution networks", IEEE Trans. on Power Delivery, Vol. 21, No. 4, pp.1997-2005, Oct., 2006.

[12] M. Rahimo, M. Arnold, T. Wikstrom, J. Vobecky, B. Backlund, and T. Stiasny, "Recent Advancements in IGCT Technologies for High Power Electronics Applications", IEEE Power Electronics and Applications Conference, pp. 1 - 10, Geneva, Sept., 2015.

[13] ABB Semiconductors, "Asymmetric Integrated Gate Commutated Thyristor 5SHY 35L4510 Datasheet", Mar., 2015.

[14] S. Hasan, "Critical switching parameters of an AC current limiting hybrid circuit breaker", PHD thesis, University of Helwan 1995.